HKMG CMOS technology qualification: The PBTI reliability challenge
نویسنده
چکیده
We present a brief overview of Positive Bias Temperature Instability (PBTI) commonly observed in n-channel MOSFETs with SiO2/HfO2/TiN dual-layer gate stacks when stressed with positive gate voltage at elevated temperatures. We review the origin and present understanding of the characteristics of oxide traps that are responsible for the complex behavior of threshold voltage stability. We discuss the various physical mechanisms that are believed to govern the transient charging and discharging of these traps as the backbone of the models that have been proposed for PBTI degradation and recovery. Next we review the state-of-the-art in PBTI characterization and we present some of the key stress results on both the device as well the circuit level. Special emphasis is given on the open PBTI issues that need to be carefully addressed for a robust reliability methodology that accurately predicts PBTI lifetimes. Finally we mention some of the gate stack scaling effects on PBTI. 2014 Published by Elsevier Ltd.
منابع مشابه
Modeling of Gate Leakage, Floating Body Effect, and History Effect in 32nm HKMG PD-SOI CMOS
The High-K Metal Gate (HKMG) technology has become the keystone to reduce gate leakage and enable the continuous scaling of transistors towards 32nm node and beyond. However, the reduction of gate leakage in 32nm HKMG PD (Partially Depleted)-SOI (Silicon-On-Insulator) CMOS (Complementary Metal–Oxide–Semiconductor) inevitably changes the modeling methods for gate current, floating body effect, a...
متن کاملAdvanced Layout Techniques for High- speed Analogue Circuits in a 28nm HKMG CMOS Process
This paper investigates the effect of optimizing the transistor finger width on the performance of high-speed analogue circuits in deep sub-micron processes, demonstrated in a 28nm High-K/Metal Gate (HKMG) CMOS technology process. Silicon proven results demonstrate that the oscillator with a finger width of 440nm gives the best performance based on the Figure of Merit (=142) among the benchmark...
متن کاملImpact Analysis of NBTI/PBTI on SRAM VMIN and Design Techniques for Improved SRAM VMIN
Negative bias temperature instability (NBTI) and positive bias temperature instability (PBTI) are critical circuit reliability issues in highly scaled CMOS technologies. In this paper, we analyze the impacts of NBTI and PBTI on SRAM VMIN, and present a design solution for mitigating the impact of NBTI and PBTI on SRAM VMIN. Two different types of SRAM VMIN (SNM-limited VMIN and time-limited VMI...
متن کاملImpacts of NBTI/PBTI on performance of domino logic circuits with high-k metal-gate devices in nanoscale CMOS
0026-2714/$ see front matter 2012 Elsevier Ltd. A http://dx.doi.org/10.1016/j.microrel.2012.03.012 ⇑ Corresponding author. Address: 1st floor, 1st unit Lahoori Street, Mashhad 9179895465, Khorasan 5115023121, mobile: +98 9155164374. E-mail addresses: [email protected] ( [email protected] (R. Lotfi), [email protected] ( sfsu.edu (H. Mahmoodi). Negative-bias temperature instability (N...
متن کاملAnalysis of Sram Reliability under Combined Effect of Transistor Aging, Process and Temperature Variations in Nano-scale Cmos
As dimensions of MOS devices have been scaled down, new reliability problems are coming into effect. One of these emerging reliability issues is aging effects which result in device performance degradation over time. NBTI (Negative biased temperature instability) and PBTI (Positive biased temperature instability) are well known aging phenomenon which are limiting factors for future scaling of d...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید
ثبت ناماگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید
ورودعنوان ژورنال:
- Microelectronics Reliability
دوره 54 شماره
صفحات -
تاریخ انتشار 2014