Using Calibrated On-Chip Series Termination in Stratix II Devices

ثبت نشده
چکیده

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Stratix vs. Virtex-II Pro FPGA Performance Analysis

WP-STXVRTXIIPFP-1.1 The Stratix and Stratix II architecture provides outstanding performance for the high performance design segment, providing clear performance leadership. Our benchmark results show that Stratix devices are on average 1.9% faster than Virtex-II Pro (effectively at parity). Designers needing higher performance than Stratix devices provide can take advantage of the 90-nm based ...

متن کامل

Stratix vs. Virtex-II Pro FPGA Performance Analysis

WP-STXVRTXIIPFP-1.0 The Stratix and Stratix II architecture provides outstanding performance for the high performance design segment, providing clear performance leadership. Our benchmark results show that Stratix devices are on average 1.9% faster than Virtex-II Pro (effectively at parity). Designers needing higher performance than Stratix devices provide can take advantage of the 90-nm based ...

متن کامل

Real-time lane detection and tracking on high performance computing devices

Road lane detection and tracking methods are the state of the art in present driver assistance systems. However, lane detection methods that exploit the parallel processing capabilities of heterogeneous high performance computing devices such as FPGAs (or GPUs), a technology that potentially will replace ECUs in a coming generation of cars, are a rare subject of interest. In this thesis a road ...

متن کامل

High Performance True Random Number Generator in Altera Stratix FPLDs

The paper presents a high performance True Random Number Generator (TRNG) embedded in Altera Stratix Field Programmable Logic Devices (FPLDs). As a source of randomness, an on-chip noise generated in the internal analog Phase-Locked Loop (PLL) circuitry is used. In contrast with traditionally used free running oscillators, it uses and extends a recently developed method of randomness extraction...

متن کامل

Efficient Tiny Hardware Cipher under Verilog

Embedded hardware security has been an increasingly important need for many modern general and specific purposes electronic systems. Minute security algorithms with their expected low-cost and high-speed corresponding hardware realizations are of particular interest to fields such as mobile telecommunications, handheld computing devices, etc. In this paper, we analyze and evaluate the developme...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 2005