A High Performance IDDQ Testable Cache for Scaled CMOS Technologies
نویسندگان
چکیده
Quiescent supply current (IDDQ) testing is a useful test method for static CMOS RAM and can be combined with functional testing to reduce total test time and to increase reliability. However the sensitivity of IDDQ testing deteriorates significantly with technology scaling as intrinsic leakage of CMOS circuits increases. In this paper, we use a design technique for high-performance cache, which greatly improves leakage current and hence the IDDQ testability of the cache with technology scaling. We utilize the concept of Gated-Ground [1, 2] (NMOS transistor inserted between ground line and SRAM cell) to achieve reduction in leakage energy due to stacking effect of transistor without significantly affecting performance. Simulation results for a 64K cache shows 20% average improvement in IDDQ sensitivity for TSMC 0.25μm technology, while the improvement is more than 1000% for 70nm predictive technology model [12].
منابع مشابه
Design and test challenges in Nano-scale analog and mixed CMOS technology
The continuous increase of integration densities in Complementary Metal–Oxide–Semiconductor (CMOS) technology has driven the rapid growth of very large scale integrated (VLSI) circuit for today's high-tech electronics industries from consumer products to telecommunications and computers. As CMOS technologies are scaled down into the nanometer range, analog and mixed integrated circuit (IC) desi...
متن کاملEvaluation of Effectiveness of Median of Absolute Deviations Outlier Rejection-based IDDQ Testing for Burn-in Reduction
CMOS chips having high leakage are observed to have high burn-in fallout rate. IDDQ testing has been considered as an alternative to burn-in. However, increased subthreshold leakage current in deep sub-micron technologies limits the use of IDDQ testing in its present form. In this work, a statistical outlier rejection technique known as the median of absolute deviations (MAD) is evaluated as a ...
متن کاملA Built-In IDDQ Testing Circuit*
Although IDDQ testing has become a widely accepted defect detection technique for CMOS ICs, its effectiveness in very deep submicron technologies is threatened by the increased transistor leakage current. In this paper, a built-in IDDQ testing circuit is presented, that aims to extend the viability of IDDQ testing in future technologies and first experimental results are discussed.
متن کاملIDDQ Test: Sensitivity Analysis of Scaling
While technology is changing the face of the world, it itself is changing by leaps and bounds; there is a continuing trend to put more functionality on the same piece of silicon. Without major changes in the CMOS technology, it has been shown that the scaling of devices has signi cant impact on the e ectiveness of Iddq testing. The sensitivity of Iddq testing to individual device parameters is ...
متن کاملEvaluation of Statistical Outlier Rejection Methods for IDDQ Testing
The quiescent current testing (IDDQ testing) for CMOS ICs provides several advantages over other testing methods. However, the future of IDDQ testing is threatened by increased sub-threshold leakage current for new technologies. The conventional pass/fail limit setting methodology cannot survive in its present form. In this paper we evaluate two statistical outlier rejection methods – the Chauv...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
عنوان ژورنال:
دوره شماره
صفحات -
تاریخ انتشار 2002