Pdfe: a Particle Detector Front-end Asic
نویسندگان
چکیده
ABSTRACT This paper describes a low power low noise mixed analog-digital PDFE (particle detector front-end) custom chip developed by IMEC for ESA and intended for scientific energetic particle space born instrumentation (spectroscopy). The ASIC (application-specific integrated circuit) is designed in a standard 0.7-μm CMOS process. The chip comprises a charge sensitive amplifier, a semi-gaussian pulse-shaping amplifier, a peak detector, a discriminator, an 8-bit ADC and control logic. A second channel is provided for (anti-)coincidence purposes. For cost reasons the circuit is made as versatile as possible by providing several digitally programmable configurations. ENC (equivalent noise charge) is 800e μs. Conversion gain is 30mV/fC and full scale input is 0.1pC. Power consumption is 50mW when all blocks are enabled; power supply is 5V. The die area measures 31mm2. A baseline shift of 15mV is realised at 250Ksamples/s (this is the maximum counting rate) for inputs limited to 2.5fC and at 25Ksamples/s for full scale inputs. Radiation hardness is implemented both at the transistor level and at the architectural level. Table 1 lists the main specifications.
منابع مشابه
Miniaturised Microcontroller based Read-out Electronics for Space Applications
The Particle Detector Front End (PDFE) ASIC together with a 8052 based microcontroller forms a chip set being developed by the European Space Agency (ESA) for compact low cost scientific energetic particle instrumentation. The architectural system analysis and trade-off has resulted in a chip set well suited for implementation of flexible and highly integrated instruments. Driving requirements ...
متن کاملThe FPGA Pixel Array Detector
A proposed design for a reconfigurable x-ray Pixel Array Detector (PAD) is described. It operates by integrating a high-end commercial field programmable gate array (FPGA) into a 3-layer device along with a high-resistivity diode detection layer and a custom, application-specific integrated circuit (ASIC) layer. The ASIC layer contains an energy-discriminating photon-counting front end with pho...
متن کاملA Serializer ASIC at 5 Gbps for Detector Front-end Electronics Readout
Optical data links are used in detector front-end electronics readout systems of experiments in the Tevatron and the LHC. Optical links in high energy particle physics experiments usually have special requirements such as radiation tolerance, ultra high reliability and low power dissipation. These requirements are often not met by commercial components which are designed for applications in non...
متن کاملAn ASIC dedicated to the RPCs’ front-end of the dimuon arm trigger in the ALICE experiment
A first prototype of the front-end ASIC dedicated to the trigger detector of the dimuon arm of ALICE has been designed and tested. This note introduces the new discrimination technique implanted in the chip in order to improve the time resolution of the Resistive Plate Chambers (RPC) in the streamer mode. The electronic design is then described and the test results are presented.
متن کاملFront End Electronics for High Counting Rate TRD
Fast Analog Signal Processor FASP-0.1 [1, 2] is a prototype ASIC designed at NIPNE for HCR-TRD having in mind the CBM experiment at FAIR. In this contribution we report on relevant measured parameters of ASIC analog channels and a FEE based on FASP, designed and built for in-beam tests of our HCR-TRD prototypes [3]. ASIC measured parameters [4, 5] Quiescent supply current (VD = 3.3V): 30mA ±1mA...
متن کامل