Novel Fuse Scheme with a Short Repair Time to Maximize Good Chips per Wafer in Advanced SoCs

نویسندگان

  • Chizu Matsumoto
  • Yuichi Hamamura
  • Michinobu Nakao
  • Kaname Yamasaki
  • Yoshikazu Saito
  • Shun'ichi Kaneko
چکیده

SUl\l~IARY Repairing embedded memories (e-memories) on an advanced system-on-chip (SOC) product is a key technique used to improve product yield. However. increasing the die area of SOC products equipped with various types of e-memories on the die is an issue. A fuse scheme can be used to resolve this issue. However. several fuse schemes that have been proposed to decrease the die area result in an increased repair time. Therefore. in this paper. we propose a novel fuse scheme that decreases both die area and repair time. Moreover. our approach is applied to a 65 nm SoC product. The results indicate that the proposed fuse scheme effectively decrea~es the die area and repair time of advanced SOC products.

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

An Online Free Penetration Multi-Stage Fuse Saving Protection Scheme in Distribution Systems with Photovoltaic Sources

In this paper, a multi-stage protective scheme is proposed to maintain the fuse and reclosers coordination. The proposed method operates online and proportional to the photovoltaic sources penetration rate. In the first step, a non-standard Current - Time - Voltage curve is used for fuse saving. If the new calculated TDS from the first stage is not implementable to the reclosers, the second sta...

متن کامل

Many of today’s chips demand more embedded memory than ever before

Many of today’s chips demand more embedded memory than ever before. SoCs and FPGAs are also moving from logic-dominant to memory-dominant chips. The addition of memory, while it creates a more powerful chip, increases die size and results in poor yield. As the percentage of embedded memory continues to increase, so does the chip’s complexity, density, speed and of course, the probability of fai...

متن کامل

A New Grounding Scheme to Reduce the Electromagnetic Emission of Smart Power SoCs

The paper deals with the electromagnetic emissions of smart power System-on-Chips (SoCs). The propagation of core-logic switching noise through the silicon substrate and through the package lead-frame is investigated and the effectiveness of three different substrate grounding solutions to attenuate conducted emission is proved by means of computer analyses and experimental tests.

متن کامل

Test Architecture Design and Optimization for Three-Dimensional System-on-chips

Core-based system-on-chips (SoCs) fabricated on three-dimensional (3D) technology are emerging for better integration capabilities. Among all available manufactures techniques, 3D SoCs manufactured with die-to-wafer and die-to-die bonding techniques provides higher yield due to its capability of pre-bond test. Effective test architecture design and optimization techniques are essential to minim...

متن کامل

×pipes Lite: A Synthesis Oriented Design Library For Networks on Chips

The limited scalability of current bus topologies for Systems on Chips (SoCs) dictates the adoption of Networks on Chips (NoCs) as a scalable interconnection scheme. Current SoCs are highly heterogeneous in nature, denoting homogeneous, preconfigured NoCs as inefficient drop-in alternatives. While highly parametric, fully synthesizeable (soft) NoC building blocks appear as a good match for hete...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

عنوان ژورنال:
  • IEICE Transactions

دوره 96-C  شماره 

صفحات  -

تاریخ انتشار 2013