Low-Leakage Asymmetric-Cell SRAM1
نویسندگان
چکیده
We introduce a novel family of asymmetric dual-Vt SRAM cell designs that reduce leakage power in caches while maintaining low access latency. Our designs exploit the strong bias towards zero at the bit level exhibited by the memory value stream of ordinary programs. Compared to conventional symmetric high-performance cells, our cells offer significant leakage reduction in the zero state and in some cases also in the one state albeit to a lesser extend. A novel senseamplifier, in coordination with dummy bitlines, allows for read times to be on par with conventional symmetric cells. With one cell design, leakage is reduced by 7X (in the zero state) with no performance degradation. An alternative cell design reduces leakage by 40X (in the zero state) with a performance degradation of 5%.
منابع مشابه
Comparative Study on Leakage Current of Power-Gated SRAMs for 65-nm, 45-nm, 32-nm Technology Nodes
In this paper, we compare four SRAM circuits. They are the conventional SRAM1, the SRAM2 with power switches on VSS line, the SRAM3 with switches on VDD line, and the SRAM4 with switches on both VDD and VSS lines, respectively. Among the four SRAMs, the SRAM2 shows the smallest amount of leakage, because its subthreshold leakage is most suppressed by its BODY and Drain-Induced Barrier Lowering ...
متن کاملDesign of a new asymmetric waveguide in InP-Based multi-quantum well laser
Today, electron leakage in InP-based separate confinement laser diode has a serious effect on device performance. Control of electron leakage current is the aim of many studies in semiconductor laser industry. In this study, for the first time, a new asymmetric waveguide structure with n-interlayer for a 1.325 μm InP-based laser diode with InGaAsP multi-quantum well is proposed and theoreticall...
متن کاملFPGA Leakage Power Reduction Using Asymmetric SRAM Cells
This report shows the leakage power and the access latency of a novel asymmetric SRAM cell [1] using HSPICE simulation under different scenarios for FPGA architecture. Then, it shows that we are able to take advantage of the features of asymmetric cells and achieve 2X leakage power reduction for LUT-based FPGA.
متن کاملA new asymmetric 6T SRAM cell with a write assist technique in 65 nm CMOS technology
A new asymmetric 6T-SRAM cell design is presented for low-voltage low-power operation under process variations. The write margin of the proposed cell is improved by the use of a new write-assist technique. Simulation results in 65 nm technology show that the proposed cell achieves the same RSNM as the asymmetric 5T-SRAM cell and 77% higher RSNM than the standard 6T-SRAM cell while it is able to...
متن کاملLow- Power Analysis of Various 1-bit Sram Cells Using Spice
The need for low-power memory design is becoming a major issue in high-performance digital systems such as microprocessors, Digital Signal Processors (DSPs) and other applications. This paper discusses 7T, 6T, 5T & 4T SRAM cells configurations for the same. Six transistor (6T) SRAM Cells are the main choice for today’s cache applications. The static noise margin (SNM) of 6T SRAM cell is highest...
متن کامل