Efficient Implementation of Sample Rate Converter
نویسندگان
چکیده
Within wireless base station system design, manufacturers continue to seek ways to add value and performance while increasing differentiation. Transmit/receive functionality has become an area of focus as designers attempt to address the need to move data from very high frequency sample rates to chip processing rates. Digital Up Converter (DUC) and Digital Down Converter (DDC) are used as sample rate converters. These are the important block in every digital communication system; hence there is a need for effective implementation of sample rate converter so that cost can be reduced. With the recent advances in FPGA technology, the more complex devices providing high-speed as required in DSP applications are available. The filter implementation in FPGA, utilizing the dedicated hardware resources can effectively achieve application-specific integrated circuit (ASIC)-like performance while reducing development time cost and risks. So in this paper the technique for an efficient design of DDC for reducing sample rate is being suggested which meets the specifications of WiMAX system. Its effective implementation also ensures the pathway for the efficient applications in VLSI designs. Different design configurations for the sample rate converter are explored. The sample rate converter can be designed using half band filters, fixed FIR filters, poly-phase filters, CIC filters or even farrow filters.
منابع مشابه
Conversion between Arbitrary Sampling Rates: an Implementation Cost Trade-off Study for the Family of Farrow Structures
We investigate and compare the computational loads of different implementations of a system for asynchronous sample rate reduction: The cascade of a preceding synchronous polyphase L-Interpolator, an asynchronous sample rate converter applying five different Farrow structures being based on Lagrange interpolation and a successive synchronous polyphase M-decimator. For a limited range of require...
متن کاملA Buck-Boost Converter; Design, Analysis and Implementation Suggested for Renewable Energy Systems
This work introduces a new non-isolated buck-boost DC-DC converter. Interleaved configuration of the suggested structure increases the voltage conversion ratio. The voltage rate of the suggested converter can be stepped-up and stepped down for lower values of duty-cycle, which causes to decrease in the conduction losses of the system. The voltage conversion ratio of the recommended structure is...
متن کاملRational Sampling Rate Converter Design Analysis using Symmetric Technique
In this paper we proposed an efficient structure for sampling rate conversion by rational factor of L/M, where L is upsampling factor and M is downsampling factor. In this method, the coefficient symmetry of the linear phase filter is used. In this way, the number of required multiplications per output sample is reduced. For implementation we use linear phase FIR filter. The symmetric FIR filte...
متن کاملDesign of a Digital Down Converter Using High Speed Digital Filters
Abstract The digital down converter (DDC) is used in the front-end of a multiple-antenna radar. This conversion requires several digital filters working at very high sample rates with low power consumption. The input sample rate is 160 MHz and the output sample rate is 40 MHz. To find suitable filter structures for the implementation of the DDC, several filter structures were evaluated. Both re...
متن کاملImplementation of Bit-parallel Lattice Wave Digital Filters
In this paper we present arithmetic transformations of firstand second-order allpass sections for increased maximal sample rate. Also the implementation of a combined interpolator and decimator for an OFDM based communication system is presented. The arithmetic transformations were applied to the second-order allpass sections of the implemented filter, yielding a 40% increase of the maximal sam...
متن کامل