Design and Implementation of 8x8 Multiplier using 4-2 Compressor and 5-2 Compressor

نویسندگان
چکیده

برای دانلود باید عضویت طلایی داشته باشید

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Design and Implementation of 8x8 Multiplier using 4-2 Compressor and 5-2 Compressor

Received Apr 24, 2016 Revised Aug 3, 2016 Accepted Aug 18, 2016 In this paper, a 8x8 multiplier is realized by using 4-2 and 5-2 compressors. Low-power high speed 4-2 compressors and 5-2 compressors are extensively utilized for numerical realizations. Both the compressors circuits that is the 4-2 compressor circuit and 5-2 compressor circuit internally consist of the logic gates i.e. the XOR an...

متن کامل

Design and Implementation of Compressor Controller using Optimized VSD algorithm

Considering the high consumption of the air compressors, a control system of screw compressor is designed and implemented to deal with energy saving and localization of mentioned compressor. In this paper the variable speed drive (VSD) control algorithm based on proportional-integral-derivative (PID) controller is optimized to decrease power consumption and more stable motor speed and outlet pr...

متن کامل

Compressor Based Area-Efficient Low-Power 8x8 Vedic Multiplier

Multipliers are the integral components in the design of many high performance FIR filters, image and digital signal processors. Multipliers being the most area and power consuming elements of a design, area-efficient low-power multiplier architectures are in demand. In this paper, multiplier based on ancient Vedic mathematics technique has been proposed which employs 4:3, 5:3, 6:3 and 7:3 comp...

متن کامل

Design of a low power high speed 4-2 compressor using CNTFET 32nm technology for parallel multipliers

In this article a low power and low latency 4-2 compressor has been presented. By using modified truth table and Pass Transistor Logic (PTL) a novel structure has been proposed which outperforms previous designs from the frequency of operation view point. The proposed design method has reduced the total transistor count considerably which will lead to reduced power consumption and smaller activ...

متن کامل

Design and Analysis of Low Power Multipliers and 4:2 Compressor Using Adiabatic Logic

For high speed applications, a huge number of adders or compressors are to be used in multiplications to perform the partial product addition. In this paper a new approach of reducing power for a given system is developed that is adiabatic logic. The Array multiplier, Vedic 4x4 multiplier and 8x8 multiplier are designed using energy recovery logic in the inverter. The number of adders is reduce...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

ژورنال

عنوان ژورنال: International Journal of Reconfigurable and Embedded Systems (IJRES)

سال: 2016

ISSN: 2089-4864,2089-4864

DOI: 10.11591/ijres.v5.i3.pp131-135