All-digital ramp waveform generator for two-step single-slope ADC

نویسندگان
چکیده

برای دانلود باید عضویت طلایی داشته باشید

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

A single-slope 80MS/s ADC using two-step time-to-digital conversion Citation

An 80MS/s analog-to-digital converter (ADC) based on single-slope conversion is presented which utilizes a recently developed gated ring oscillator (GRO) time-to-digital converter (TDC) to achieve an ENOB of 6.45 bits. To save power, the time-to-digital conversion is done in two steps, the first of which is based on coarse time quantization as measured by cycles of an oscillator and the second ...

متن کامل

A 12-Bit High-Speed Column-Parallel Two-Step Single-Slope Analog-to-Digital Converter (ADC) for CMOS Image Sensors

A 12-bit high-speed column-parallel two-step single-slope (SS) analog-to-digital converter (ADC) for CMOS image sensors is proposed. The proposed ADC employs a single ramp voltage and multiple reference voltages, and the conversion is divided into coarse phase and fine phase to improve the conversion rate. An error calibration scheme is proposed to correct errors caused by offsets among the ref...

متن کامل

Two-Step Single Slope/SAR ADC with Error Correction for CMOS Image Sensor

Conventional two-step ADC for CMOS image sensor requires full resolution noise performance in the first stage single slope ADC, leading to high power consumption and large chip area. This paper presents an 11-bit two-step single slope/successive approximation register (SAR) ADC scheme for CMOS image sensor applications. The first stage single slope ADC generates a 3-bit data and 1 redundant bit...

متن کامل

A 10b Column-wise Two-step Single-slope ADC for High-speed CMOS Image Sensor

This paper proposes a column-wise two-step SingleSlope (SS) ADC, which improves the sampling rate while maintaining the architecture of the conventional SS-ADC for high-speed CIS. To remove the problem of missing code in multi-stage structures, occurring on every boundary between steps of the coarse ADC, the range of the fine ADC is doubled to cover the boundary. The sampling rate of the ADC is...

متن کامل

∆∑ Modulation Based On-Chip Ramp Generator for ADC BIST

-Based on ∆∑ modulator, an on-chip analog ramp generator for ADC BIST (Built-in Self Test) is presented. Technique uses the over-sample and ∆∑ noise shaping to generate the on-chip precise analog ramp with the precise control of a calibrator of ramp slope. Moreover, because of over-sample and ∆∑ noise shaping, the design of analog circuits is simplified, and is tolerant to the mismatch of techn...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

ژورنال

عنوان ژورنال: IEICE Electronics Express

سال: 2011

ISSN: 1349-2543

DOI: 10.1587/elex.8.20