A Novel Heterogeneous Approximate Multiplier for Low Power and High Performance

نویسندگان
چکیده

برای دانلود باید عضویت طلایی داشته باشید

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

High Performance Low-Power Signed Multiplier

In this paper, we present a high-speed low power signed multiplier with improved booth encoders and partial product generators. Our partial product generator includes only two 2-1 multiplexers in it's critical path, while previously-designed partial product generators are using three multiplexers [1] or equivalently more logic level gates [2] in their critical paths. 4:2 Compressors connected i...

متن کامل

Design of a low power and high performance digital multiplier using a novel 8T adder

Low power VLSI circuits have become important criteria for designing the energy efficient electronic designs for high performance and portable devices .The multipliers are the main key structure for designing an energy efficient processor where a multiplier design decides the digital signal processors efficiency.Multiplier is the most commonly used circuit in the digital devices. Multiplication...

متن کامل

High performance low power array multiplier using temporal tiling

Digital multipliers are a major source power dissipation in digital signal processors. Array architecture is a popular technique to implement these multipliers due to its regular compact structure. High power dissipation in these structures is mainly due to the switching of a large number of gates during multiplication. In addition, much power is also dissipated due to a large number of spuriou...

متن کامل

A Novel Approach for High Speed and Low Power 4-Bit Multiplier

A circuit design for a new high speed and Low Power 4-bit Braun Multiplier is presented. The multiplier is implemented by using different power reduction techniques. To design a multiplier it is necessary to design an AND gate and Full Adder circuit using the power reduction techniques is presented. The design uses CMOS digital circuits in order to reduce the power dissipation while maintaining...

متن کامل

Design and Implementation of an Efficient Vedic Multiplier for High Performance and Low Power Applications

This paper describes the work done towards design and implementation of multiplier modules using high speed architectures based on the concept of Vedic Mathematics. Unlike other Vedic multipliers where entire architecture is based on generating partial products in parallel and adding them, here the partial products for top level entity are adjusted using concatenation operation and are added us...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

ژورنال

عنوان ژورنال: IEEE Embedded Systems Letters

سال: 2018

ISSN: 1943-0663,1943-0671

DOI: 10.1109/les.2017.2778341