A DLL based clock multiplier using rotational DCDL and PRNG for spur reduction
نویسندگان
چکیده
منابع مشابه
A Low-Power and High-Speed Frequency Multiplier for DLL-Based Clock Generator
A low-power and high-speed frequency multiplier for a delay-locked loop-based clock generator is proposed to generate a multiplied clock with different range of frequencies. The modified edge combiner consumes low power and achieves a high-speed operation. The proposed frequency multiplier overcomes a deterministic jitter problem by reducing the delay difference between positiveand negative-edg...
متن کاملHigh - Speed Frequency Multiplier Design for Dual Edge Detector Based Dll - Clock Generator
The aim of delay-locked loop-based clock generator to generate a multiplied clock with a high frequency and wide frequency range. The proposed edge combiner achieves a high-speed and highly reliable operation using a hierarchical structure and an overlap canceller. By applying the logic to the pulse generator and multiplication-ratio control logic design, the frequency of the delay is determine...
متن کاملA Self Calibrated Based Clock Generator for DLL
In this paper, a Delay-Locked Loop (DLL) based clock generator is designed which can be used mainly for dynamic frequency scaling. This DLL-based clock generator is found to have low-jitter and can provide the system clock with frequencies in the range of 0.5 to 8 times of reference clock, depending on the workload of the EISC processor. This proposed analog self-calibration method and a phase ...
متن کاملA CMOS Delayed Locked Loop ( DLL ) for Reducing Clock Skew
Under 500ps Yong-Bin Kim Tom Chen Department of Electrical Engineering Colorado State University Abstract This paper presents a variable delay line DLL circuit implemented in a 0.8 m CMOS technology. A phase detector and two charge pump circuits calibrate the delay per stage of the delay line using push-pull type clock synchronization scheme. The delay line can be programmed 6 to 18 stages. The...
متن کاملDesign of Self Calibrated DLL Based Clock Generator Using Modified GDI Technique
This paper describes a low-jitter delay-locked loop (DLL)-based clock generator for dynamic frequency scaling in the extendable instruction set computing (EISC) processor. The DLL-based clock generator provides the system clock with frequencies of the reference clock, according to the workload of the EISC processor. The proposed self-calibration method and a phase detector with an auxiliary cha...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
ژورنال
عنوان ژورنال: IEICE Electronics Express
سال: 2019
ISSN: 1349-2543
DOI: 10.1587/elex.16.20181022