A Current Mode Successive Approximation ADC for Focal Plane Integration
نویسندگان
چکیده
منابع مشابه
1.8V 0.18µm CMOS Novel Successive Approximation ADC
With the increased sophistication of System-on-Chip (SOC) architectures comes an increased need for low power Analog to Digital converters. These converters have many uses including Built-in-Self-Test (BIST) applications. In this paper, we present a novel Successive Approximation ADC. We show how one can utilize an existing DAC structure on an SOC to realize an effective Analog-to-Digital conve...
متن کاملA Low-Power, Small-Size 10-Bit Successive-Approximation ADC
A new Successive-Approximation ADC (Analog-toDigital Converter) was designed which not only consumes little power, but also requires a small chip area. To achieve those goals, both comparator and internal DAC (Digital-to-Analog Converter) have been improved. The ADC was designed in a 1.2 μm CMOS double-poly double-metal n-well process. It performs 10-bit conversion with 67 dB SFDR. Power consum...
متن کاملA Switch-Capacitor DAC Successive Approximation ADC Using Regulated Clocked Current Mirror
This paper presents a novel design of switch capacitor DAC successive approximation analog to digital converter (SAR-ADC) using regulated clocked current mirrors. The regulated clocked current mirror (RCCM) design is introduced to source (and sink) the constant current to (and from) the only capacitor in the circuit. The RCCM functions dynamically providing invariable current when required. Mor...
متن کاملCMOS Image Sensor Featuring Current-Mode Focal-Plane Image Compression
The main feature of CMOS image sensors is that they allow for the introduction of processing hardware at the pixel level. Using this characteristic, it is possible to extract from the image only the desired data, thereby reducing the output data rate. The analog processing also has the advantage of enabling high-speed operation. Owing to these features, in the last few years there has been a st...
متن کاملAll-Digital Background Calibration of a Successive Approximation ADC Using the "Split ADC" Architecture
The “Split ADC” architecture enables fully digital calibration and correction of nonlinearity errors due to capacitor mismatch in a Successive Approximation (SAR) ADC. The die area of a single ADC design is split into two independent halves, each converting the same input signal. Total area and power is unchanged, resulting in minimal increase in analog complexity. For each conversion, the half...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
ژورنال
عنوان ژورنال: IEEJ Transactions on Sensors and Micromachines
سال: 2000
ISSN: 1341-8939,1347-5525
DOI: 10.1541/ieejsmas.120.405